# Low Quiescent Current, Programmable Delay Time, Supervisory Circuit

The NCV308 series is one of the ON Semiconductor Supervisory circuit IC families. It is optimized to monitor system voltages from 0.405 V to 5.5 V, asserting an active low open–drain  $\overline{RESET}$  output, together with Manual Reset  $(\overline{MR})$  Input. The part comes with both fixed and externally adjustable versions.

#### **Features**

- Wide Supply Voltage Range 1.6 to 5.5 V
- Very Low Quiescent Current 1.6 μA
- Fixed Threshold Voltage Versions for Standard Voltage Rails Including 1.8 V, 3.3 V, 5.0 V
- Adjustable Version with Low Threshold Voltage 0.405 V (min)
- High Threshold Voltage Accuracy: 0.15% typ
- Support Manual Reset Input ( MR)
- Open-Drain RESET Output (Push-pull Output upon Request)
- Flexible Delay Time Programmability: 1.25 ms to 10 s
- Temperature Range: -40°C to +125°C
- Small TSOP-6 Pb-Free Package
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Grade 1 Qualified and PPAP Capable
- These are Pb-Free Devices

## **Typical Applications**

- DSP or Microcontroller Applications
- Notebook/Desktop Computers
- PDAs/Hand-Held Products
- Portable/Battery-Powered Products
- FPGA/ASIC Applications



Figure 1. Typical Application Circuit for Adjustable Versions



## ON Semiconductor®

www.onsemi.com



XXX = Specific Device Code
A = Assembly Location

Y = Year
W = Work Week
Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information in the ordering information section on page 9 of this data sheet.



Figure 2. Typical Application Circuit for Fixed Versions



Figure 3. Functional Block Diagrams of Adjustable and Fixed Versions



Figure 4. Pin Connections Diagram (Top View)

**Table 1. PIN OUT DESCRIPTION** 

| Name  | Pin Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD   | 6          | Supply Voltage. A 0.1uF ceramic capacitor placed close to this pin is helpful for transient and parasitic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SENSE | 5          | <b>Sense Input</b> , this is the voltage to be monitored. If the voltage at this terminal drops below the threshold voltage V <sub>IT</sub> , then RESET is asserted. SENSE does not necessary monitor VDD, it can monitor any voltage lower than VDD.                                                                                                                                                                                                                                                                                                                                                                             |
| СТ    | 4          | <b>Reset Delay Time Setting Pin</b> . Connecting this pin to VDD through a 40 kΩ to 200 kΩ resistor or leaving it open results in fixed reset delay times. Connecting this pin to a ground referenced capacitor (≥ 100 pF) gives a user–programmable reset delay time. See the <i>Setting Reset Delay Time</i> section for more information.                                                                                                                                                                                                                                                                                       |
| MR    | 3          | <b>Manual Reset input</b> , $\overline{\text{MR}}$ low asserts $\overline{\text{RESET}}$ . $\overline{\text{MR}}$ is internally tied to VDD by a 90 kΩ pull–up Resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RESET | 1          | <b>RESET Output</b> , is an Active low open drain N–Channel MOSFET output, it is driven to a low impedance state when RESET is asserted (either the SENSE input is lower than the threshold voltage ( $V_{\text{IT}}$ ) or the $\overline{\text{MR}}$ pin is set to a logic low). RESET will keep low (asserted) for the reset delay time after both SENSE is above $V_{\text{IT}}$ and $\overline{\text{MR}}$ is set to a logic high. A pull–up resistor from $10\text{k}\Omega$ to $1\text{M}\Omega$ should be used on this pin. See Figure 5 for behavior of RESET depends on VDD, SENSE and $\overline{\text{MR}}$ conditions. |
| GND   | 2          | Ground terminal. Should be connected to PCB ground reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



Figure 5. Timing Diagram Showing MR and SENSE Reset Timing

Table 2. TRUTH TABLE

| MR | SENSE > V <sub>IT</sub> | RESET |
|----|-------------------------|-------|
| L  | N                       | L     |
| L  | Y                       | L     |
| Н  | N                       | L     |
| Н  | Y                       | Н     |

**Table 3. MAXIMUM RATINGS** 

| Rating                                                                 | Symbol           | Value                                    | Unit    |
|------------------------------------------------------------------------|------------------|------------------------------------------|---------|
| Input Voltage Range, V <sub>DD</sub>                                   | V <sub>DD</sub>  | -0.3 to + 6.0                            | V       |
| CT Voltage Range V <sub>CT</sub> , RESET, MR<br>Current through CT pin | I <sub>CT</sub>  | -0.3 to V <sub>DD</sub> +0.3 ≤ 6.0<br>10 | V<br>mA |
| SENSE Pin Voltage                                                      |                  | -0.3 to + 8.0                            | V       |
| RESET Pin Current                                                      |                  | 5                                        | mA      |
| Thermal Resistance Junction-to-Air TSOP-6                              | $R_{	hetaJA}$    | 305                                      | °C/W    |
| Human Body Model (HBM) ESD Rating (Note 1)                             | ESD HBM          | 2000                                     | V       |
| Charged Device Model (CDM) ESD Rating (Note 1)                         | ESD CDM          | 1000                                     | V       |
| Latch up Current: (Note 2)                                             | I <sub>LU</sub>  | ±100                                     | mA      |
| Storage Temperature Range                                              | T <sub>STG</sub> | -65 to + 150                             | °C      |
| Maximum Junction Temperature                                           | TJ               | -40 to +150                              | °C      |
| Moisture Sensitivity (Note 3)                                          | MSL              | Level 1                                  |         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. This device series incorporates ESD protection and is tested by the following methods:

- - ESD Human Body Model tested per AEC-Q100-002 (JS-001-2017)
    Field Induced Charge Device Model ESD characterization is not performed on plastic molded packages with body sizes smaller than 2 x 2 mm due to the inability of a small package body to acquire and retain enough charge to meet the minimum CDM discharge current waveform characteristic defined in JEDEC JS-002-2018
- 2. Latch up Current per JEDEC standard: JESD78 class II.
- 3. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020A.

**Table 4. ELECTRICAL CHARACTERISTICS** 1.6 V ≤  $V_{DD}$  ≤ 5.5 V,  $R_{pullup}$  = 100 kΩ,  $C_{LRESET}$  = 50 pF, over operating temperature range ( $T_{J}$  = -40°C to +125°C), unless otherwise specified. Typical values are at  $T_{J}$  = +25°C.

| Symbol                | Paran                                                          | neter                                                                            | Conditions                                                                      | Min                 | Тур                       | Max                 | Unit             |
|-----------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|---------------------------|---------------------|------------------|
| $V_{DD}$              | Supply Operating Voltage Range (Note 4)                        |                                                                                  |                                                                                 | 1.6                 |                           | 5.5                 | V                |
| V <sub>DD</sub> (min) | Minimum V <sub>DD</sub> Guaranteed RESET Output Valid (Note 5) |                                                                                  |                                                                                 |                     | 0.5                       | 0.8                 | V                |
| I <sub>DD</sub>       | Supply Current (Current into VDD pin)                          |                                                                                  | V <sub>DD</sub> = 3.3V, RESET not asserted MR, RESET, CT open                   |                     | 1.6                       | 5.0                 | μА               |
|                       |                                                                |                                                                                  | V <sub>DD</sub> = 5.5V, RESET not asserted MR, RESET, CT open                   |                     | 1.6                       | 6.0                 |                  |
| V <sub>OL</sub>       | Low-level output voltage of RESET                              |                                                                                  | $1.3V \le V_{DD} < 1.6V, I_{OL} = 0.4 \text{ mA}$                               |                     |                           | 0.3                 | V                |
|                       |                                                                |                                                                                  | $1.6V \le V_{DD} \le 5.5V$ , $I_{OL} = 1.0 \text{ mA}$                          |                     |                           | 0.4                 |                  |
| V <sub>IT</sub> %     | Negative going SE                                              | NSE threshold                                                                    |                                                                                 | -2.8                |                           | +2.8                | %                |
|                       | voltage accuracy                                               |                                                                                  | T <sub>J</sub> = +25°C                                                          | -1.5                | ±0.15                     | +1.5                |                  |
|                       |                                                                |                                                                                  | −20°C < T <sub>J</sub> < +85°C                                                  | -2.4                |                           | +2.4                |                  |
| V <sub>HYS</sub>      | Hysteresis on V <sub>IT</sub>                                  |                                                                                  |                                                                                 |                     | 1.75                      | 3.75                | %V <sub>IT</sub> |
| $R_{MR}$              | MR Internal pull-up resistance                                 |                                                                                  |                                                                                 |                     | 90                        |                     | kΩ               |
| I <sub>SENSE</sub>    | Input current at                                               | NCV308SNADJ                                                                      | V <sub>SENSE</sub> = V <sub>IT</sub>                                            |                     | 10                        |                     | nA               |
|                       | SENSE pin                                                      | Fixed versions                                                                   | V <sub>SENSE</sub> = 5.5 V                                                      |                     | 110                       |                     |                  |
| l <sub>OH</sub>       | RESET leakage Co                                               | urrent                                                                           | V <sub>RESET</sub> = 5.5 V, RESET not asserted                                  |                     |                           | 300                 | nA               |
| V <sub>IL</sub>       | MR logic low input                                             |                                                                                  |                                                                                 | 0                   |                           | 0.3 V <sub>DD</sub> | V                |
| V <sub>IH</sub>       | MR logic high input                                            | t                                                                                |                                                                                 | 0.7 V <sub>DD</sub> |                           | $V_{DD}$            | V                |
| tw                    | Input pulse width                                              | SENSE                                                                            | V <sub>IH</sub> = 1.05 V <sub>IT</sub> , V <sub>IL</sub> = 0.95 V <sub>IT</sub> |                     | 30                        |                     | μs               |
|                       | to assert RESET (Note 4)                                       | MR                                                                               | $V_{IH} = 0.7 V_{DD}, V_{IL} = 0.3 V_{DD}$                                      |                     | 150                       |                     | ns               |
| t <sub>D</sub>        | Reset delay time                                               | $C_T = \text{Open}$ $C_T = V_{DD}$ $C_T = 100 \text{ pF}$ $C_T = 180 \text{ nF}$ | (Guaranteed by design and characterization)                                     |                     | 20<br>300<br>1.25<br>1200 |                     | ms               |
| t <sub>P1</sub>       | Propagation<br>delay from MR                                   | MR to RESET                                                                      | $V_{IH} = 0.7 V_{DD}, V_{IL} = 0.3 V_{DD}$                                      |                     | 150                       |                     | ns               |
| t <sub>P2</sub>       | Propagation delay from SENSE                                   | SENSE to<br>RESET                                                                | V <sub>IH</sub> = 1.05 V <sub>IT</sub> , V <sub>IL</sub> = 0.95 V <sub>IT</sub> |                     | 30                        |                     | μs               |

<sup>4.</sup> Not tested in production

<sup>5.</sup> The lowest supply voltage (VDD) at which RESET becomes active.

#### TYPICAL OPERATING CHARACTERISTICS



Figure 6. Supply Current vs. Input Voltage

Figure 7. RESET Timeout Period vs. CT



Figure 8. Normalized RESET Timeout Period vs.
Temperature

Figure 9. Maximum Transient Duration at Sense vs. Sense Threshold Overdrive Voltage



Figure 10. Normalized Sense Threshold Voltage (V<sub>IT</sub>) vs. Temperature

Figure 11. Low-Level RESET Voltage vs. RESET
Current

#### **DETAILED DESCRIPTION**

The NCV308 microprocessor supervisory product family is designed to assert a  $\overline{RESET}$  signal when either the SENSE pin voltage drops below  $V_{IT}$  or the Manual Reset input  $(\overline{MR})$  is driven low. The  $\overline{RESET}$  output remains asserted for a programmable delay time after both  $\overline{MR}$  and SENSE voltages return above the respective thresholds. A broad range of voltage threshold and reset delay time options are available, allowing NCV308 series to be used in a wide range of applications.

Reset threshold voltages can be factory-set from 1.67 V to 4.65 V while the NCV308SNADJ can be used for any voltage above 0.405 V using an external resistor divider.

Flexible delay time can be easily got with CT pin according to Table 5:

**Table 5. DELAY TIME SETTING TABLE** 

| CT pin Configuration                                                                   | Delay Time (tD)                                                                            |
|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
|                                                                                        | , , ,                                                                                      |
| CT = VDD                                                                               | 300 ms (fixed)                                                                             |
| CT = Open                                                                              | 20 ms (fixed)                                                                              |
| Connecting a capacitor be-<br>tween pin CT and GND<br>(Capacitor CT value ><br>100 pF) | 1.25 ms ~ 10 s, depends on capacitor value (Refer to the Setting Reset Delay Time Section) |

#### Output

The  $\overline{RESET}$  output is typically connected to the  $\overline{RESET}$  control pin of a microprocessor. For Open–Drain output versions, a pull–up resistor must be used to hold this line high when  $\overline{RESET}$  is not asserted. The  $\overline{RESET}$  output is active once  $V_{DD}$  is over  $V_{DD}$ (min), this voltage is much lower than most microprocessors' functional voltage range.  $\overline{RESET}$  remains high as long as SENSE is above its threshold ( $V_{IT}$ ) and the Manual Reset input ( $\overline{MR}$ ) is logic high. If either SENSE falls below  $V_{IT}$  or  $\overline{MR}$  is driven low,  $\overline{RESET}$  is asserted.

Once  $\overline{MR}$  is again logic high and SENSE is above (V<sub>IT</sub> + V<sub>HYS</sub>), the  $\overline{RESET}$  pin goes to a high impedance state after delay time (tD). The open–drain structure of  $\overline{RESET}$  is capable to allow the reset signal for the microprocessor to have a voltage higher than V<sub>DD</sub> (up to 5.5 V). The pull–up resistor should be no smaller than 10 k $\Omega$  as a result of the finite impedance of the  $\overline{RESET}$  line.

#### **SENSE Input**

The SENSE input should be connected to the monitored voltage directly. If the voltage on this pin drops below  $V_{IT}$ , then  $\overline{RESET}$  is asserted. The comparator has a built–in hysteresis to prevent erratic reset operation. It is good practice to put a 1 nF to 10 nF bypass capacitor on the SENSE input to reduce its sensitivity to transients and layout parasitic.

The NCV308SNADJ can be used to monitor any voltage rail down to 0.405 V by the circuit shown in Figure 12. The new  $V_{IT}$ ' can be derived from resistor divider network of R1 and R2 by:

$$V_{IT}{'} = \left(\frac{R1}{R2} + 1\right) \times V_{IT} \tag{eq. 1}$$



Figure 12. Using NCV308SNADJ to Monitor a User-Defined Threshold Voltage

#### Manual Reset Input (MR)

The Manual Reset input  $(\overline{MR})$  allows a processor or other logic circuits to initiate a reset. A logic low on  $\overline{MR}$  causes  $\overline{RESET}$  to assert. After  $\overline{MR}$  returns to a logic high and SENSE is above its reset threshold,  $\overline{RESET}$  is de–asserted after the delay time set by CT pin.  $\overline{MR}$  is internally tied to  $V_{DD}$  by a 90 k $\Omega$  resistor so this pin can be left unconnected if  $\overline{MR}$  will not be used.

Figure 13 shows how  $\overline{MR}$  can be used to monitor multiple system voltages (e.g. I/O supply voltage of some DSP/processors should be setup before core voltage, and DSP/processor can only start after both I/O and core voltages setup).



Figure 13. Using MR to Monitor Multiple System Voltages

## **Setting Reset Delay Time**

The NCV308 has three options for setting the reset delay time as shown in Table 5. Figure 14 shows the configuration for a fixed 300 ms typical delay time by tying CT to  $V_{DD}$ ; a resistor from 40 k $\Omega$  to 200 k $\Omega$  must be used. Figure 15 shows a fixed 20 ms delay time by leaving the CT pin unconnected.

Figure 16 shows a user-defined program time between 1.25 ms and 10 s by connecting a capacitor between CT pin and ground.



Figure 14. Delay Time Fixed to 300 ms when CT Connected to VDD by Resistor



Figure 15. Delay Time Fixed to 20 ms when CT is Open



Figure 16. Delay Time Set by Capacitor

The capacitor CT should be  $\geq 100$  pF for NCV308 to recognize that the capacitor is present. The capacitor value for a given delay time can be calculated using the following equation:

$$CT(nF) = (tD(s) - 0.5 \times 10^{-3}(s)) \times 175$$
 (eq. 2)

Parasitic capacitances of CT pin should be considered to avoid reset delay time deviation or error.

## **Immunity to Sense Pin Voltage Transients**

NCV308 is relatively immune to short negative transients on SENSE pin. Sensitivity to transients is dependent on threshold overdrive, as shown in the Maximum Transient Duration at Sense vs. Sense Threshold Overdrive Voltage graph (Figure 9) in Typical Operating Characteristics section.

#### Hints

If better EMC performance is needed, add small external capacitors as close to the pins as possible according to Figure 17 and Table 6:



Figure 17. External Capacitor Placement Example

#### **Table 6. RECOMMENDED CAPACITOR VALUES**

| Device Pins            | Recommended Capacitor |
|------------------------|-----------------------|
| VDD connected to SENSE | 10 nF                 |
| RESET                  | 47 nF                 |
| MR                     | 47 nF                 |

#### **ORDERING INFORMATION**

| Device          | Status (Note 6) | Threshold<br>Voltage<br>(V <sub>IT</sub> ) | Nominal<br>Monitored<br>Voltage | Marking | Package   | Shipping <sup>†</sup> |
|-----------------|-----------------|--------------------------------------------|---------------------------------|---------|-----------|-----------------------|
| NCV308SN180T1G* | Active          | 1.67 V                                     | 1.8 V                           | CV3     | TSOP-6    | 3000 / Tape & Reel    |
| NCV308SN500T1G* | Active          | 4.65 V                                     | 5.0 V                           | CV5     | (Pb-Free) | 3000 / Tape & neer    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

Under Request: Device has been announced but is not in production. Samples may or may not be available.

<sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

<sup>6.</sup> The marketing status are defined as below:

Active: Products in production and recommended for new designs;



2. SOURCE 2

DRAIN 2

5. SOURCE 1

DRAIN 1

3. GATE 2

## TSOP-6 CASE 318G-02 **ISSUE V**

**DATE 12 JUN 2012** 

STYLE 6: PIN 1. COLLECTOR 2. COLLECTOR 3. BASE 4. EMITTER 5. COLLECTOR 6. COLLECTOR

> 2. GROUND 3. I/O 4. I/O 5. VCC 6. I/O

STYLE 12:

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS.
  MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM
- 3. MAXIMUM LEAD I HICKNESS INCOURSE LEAD FINISH. MINIMUM THICKNESS OF BASE MATERIAL.
  4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS, MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.
  5. PIN ONE INDICATOR MUST BE LOCATED IN THE INDICATED ZONE.

|     | MILLIMETERS |      |      |  |
|-----|-------------|------|------|--|
| DIM | MIN         | MAX  |      |  |
| Α   | 0.90        | 1.00 | 1.10 |  |
| A1  | 0.01        | 0.06 | 0.10 |  |
| b   | 0.25        | 0.38 | 0.50 |  |
| С   | 0.10        | 0.18 | 0.26 |  |
| D   | 2.90        | 3.00 | 3.10 |  |
| Е   | 2.50        | 2.75 | 3.00 |  |
| E1  | 1.30        | 1.50 | 1.70 |  |
| е   | 0.85        | 0.95 | 1.05 |  |
| L   | 0.20        | 0.40 | 0.60 |  |
| L2  | 0.25 BSC    |      |      |  |
| NA. | 0.0         |      | 4.00 |  |



| 2. DRAIN<br>3. GATE<br>4. SOURCE                                                                | <ol> <li>COLLECTOR 1</li> <li>EMITTER 1</li> </ol> | PIN 1. ENABLE<br>2. N/C<br>3. R BOOST<br>4. Vz<br>5. V in                                  | 2. V in<br>3. NOT USED<br>4. GROUND | <ol> <li>COLLECTOR 1</li> <li>EMITTER 1</li> </ol>                      |
|-------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------|
| STYLE 7:<br>PIN 1. COLLECTOR<br>2. COLLECTOR<br>3. BASE<br>4. N/C<br>5. COLLECTOR<br>6. EMITTER | PIN 1 Vhus                                         | STYLE 9: PIN 1. LOW VOLTAGE GATE 2. DRAIN 3. SOURCE 4. DRAIN 5. DRAIN 6. HIGH VOLTAGE GATE | PIN 1 D(OLIT)+                      | PIN 1. SOURCE 1<br>2. DRAIN 2<br>3. DRAIN 2<br>4. SOURCE 2<br>5. GATE 1 |
| STYLE 13:<br>PIN 1 GATE 1                                                                       | STYLE 14:                                          |                                                                                            | .E 16:                              | STYLE 17:<br>PIN 1 FMITTER                                              |

2. SOURCE

DRAIN

6. CATHODE

3. GATE

5. N/C

# **RECOMMENDED SOLDERING FOOTPRINT\***

CATHODE/DRAIN

CATHODE/DRAIN

CATHODE/DRAIN

SOURCE

3. GATE

5.



**DIMENSIONS: MILLIMETERS** 

## CATHODE COLLECTOR **GENERIC**

3. ANODE/CATHODE

2. BASE





XXX = Specific Device Code

Α =Assembly Location Υ = Year

= Work Week = Pb-Free Package XXX = Specific Device Code

M = Date Code = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASB14888C | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSOP-6      |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

2. BASE

5. ANODE

3. EMITTER

COLLECTOR

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative